National Repository of Grey Literature 111 records found  previous11 - 20nextend  jump to record: Search took 0.00 seconds. 
Emergency responce planing in approved traning organization
Jedlička, Petr ; Švec, Michal (referee) ; Šplíchal, Miroslav (advisor)
This master‘s thesis is focused on the creation of the Emergency Response Plan (ERP) for an Approved Training Organisation (ATO). The first part of this thesis describes aviation organisations and other transport organisations that require Safety management system. The second part analyses requirements for documentation and regulations for applying Emergency Response Plan. In the third section there is an ERP general manual which helps ATO with the creation of the document. The last part contains the ERP created for a model ATO with the help of the general manual from the third chapter.
Postquantum Cryptography on the FPGA Platform
Dobiáš, Patrik ; Jedlička, Petr (referee) ; Malina, Lukáš (advisor)
This master thesis deals with the hardware implementations of post-quantum cryptogra- phy schemes on FPGA platforms. After the initial comparison of the candidate schemes for NIST standardization and the analysis of the previous work focusing on these schemes, Crystals-KYBER scheme was chosen and implemented. All scheme algorithms have been implemented inside a single component, minimizing resource utilization. The results of this implementation were analyzed and compared with the existing implementations. At the end of this work, the implemented scheme was deployed on Virtext UltraScale+ and tested for the use during mutually authenticated key exchange (AKE).
Controller of three-axis nano-metric manipulator
Pernica, Lukáš ; Jedlička, Petr (referee) ; Drexler, Petr (advisor)
This diploma thesis describes the piezoelectric phenomenon and its use for positioning with nanometric precision in laboratory use. In the thesis is description of direct and indirect piezoelectric phenomenon, various types of piezoelectric actuators and ways of their control with the aim of eliminating their hysteresis. The goal is to design a controller for piezo actuator built in the three-axis nanometric manipulator Thorlabs MAX341/M.
Detection of repetitive sequences in genomes
Puterová, Janka ; Jedlička, Pavel (referee) ; Kléma, Jiří (referee) ; Zendulka, Jaroslav (advisor)
Repetitivní sekvence mohou tvořit významnou část genomu, v některých případech více než 80%, která však bývala vědci často přehlížena. Dnes je známo, že repetice mají v genomu různé funkce a rozdělují se na dvě hlavní skupiny: rozptýlené a tandemové repetice. Cílem této práce bylo vytvoření bioinformatických nástrojů pro detekci repetic, ať už přímo ze sekvenačních dat generovaných sekvenátory, nebo ze sestavených genomů. V úvodní části práce poskytuje náhled do problematiky a přehled typů repetic vyskytujících se v genomech. Dále se práce zabývá stávajícími přístupy a nástroji zaměřenými na identifikaci repetic přímo ze sestavených sekvencí. Hlavním přínosem do této oblasti bylo vytvoření nástroje digIS, který se zaměřuje na detekci inserčních sekvencí, které přestavují nejhojněji se vyskytující rozptýlené repetice u prokaryot. digIS je založen na principu profilových skrytých Markovových modelů zkonstruovaných pro katalytické domény transpozáz, které představují nejkonzervativnější část inserčních sekvencí a zachovávají si sekundární strukturu v rámci rodiny. Následně práce poskytuje přehled sekvenačních technologií a rozebírá stávající metody pro detekci repetic přímo ze sekvenačních dat, bez nutnosti procházejícího sestavení genomu. Je představen nový přístup pro detailní analýzu tandemových repetic. Tento přístup rozšiřuje základní analýzu nástroje RepeatExplorer, který detekuje a charakterizuje repetice přímo ze sekvenačních dat. Práce dále diskutuje aplikace detekce repetic v biologickém výzkumu zejména z pohledu srovnávacích studií repeatomu a evoluce pohlavních chromozomů. V závěrečné části práce poskytuje souhrn dosažených výsledků výzkumu v podobě čtyř článků publikovaných v mezinárodních časopisech, jejichž plné znění je dostupné v přílohách, a celkové shrnutí práce a možnosti budoucího výzkumu.
Optimizing the Income Taxation of a Limited Liability Company Member
Jedlička, Petr ; Urbánková, Růžena (referee) ; Polák, Michal (advisor)
This bachelor's thesis is focused on optimizing the income taxation of a limited liability company member. The thesis tries to find out which way of income taxation is more profitable for an LLC member. One option is taxation of the wage paid for the work in the company including health and social insurance. The other option is taxation of the share of the profit from the property share of the company.
Verification of Function Blocks for FPGA
Kříž, Daniel ; Smékal, David (referee) ; Jedlička, Petr (advisor)
This master thesis is devoted to the issue of verification of function blocks for FPGA. The teoritical part of thesis describes the concept of verification, verification methodologies that provide the necessary tools for testing the design, and finally discusses the issue of Ethernet and its differences from the low-latency variant. The aim of the practical part of the master thesis is based on the acquired theoretical knowledge and selected verification methodology to build a verification environment, perform a thorough verification of the low-latency physical layer of Ethernet and finally measure the latency and throughput of this circuit.
Cryptography on constrained devices
Šťovíček, Petr ; Jedlička, Petr (referee) ; Dzurenda, Petr (advisor)
The bachelor thesis analyzes the possibilities of applying cryptographic primitives and protocols to various computationally and memory constrained devices. It then implements a secure data collection system from sensors. In its theoretical part, the work examines individual cryptographic algorithms, the RIOT operating system and available methods of wireless data transmission. It then presents the results of performance tests of various cryptographic operations. On this basis, it designs and implements a system that ensures the confidentiality, authenticity and integrity of transmitted data.
Noise meter and sound detector
Jedlička, Petr ; Novák, Marek (referee) ; Povalač, Aleš (advisor)
This work deals with design and construction of a noise meter, which measures sound pressure level. The device can be set either for weighting filter A or for weighting filter C considering the characteristics of human hearing, the device also allows two modes, fast and slow, depending on the rate of changes of sound pressure level. It tis possible to send measured data to a PC through a measuring application. The noise meter can be powered either by three AA batteries or by a PC through USB interface. The noise meter can be controlled by voice commands.
Design of a modular miniaturized apparatus for ion trapping
Jedlička, Petr ; Pham, Minh Tuan ; Grim, Jakub ; Čížek, Martin ; Čepil, Adam ; Slodička, L. ; Číp, Ondřej
We are developing a new experimental apparatus for laser cooling of trapped ions, focusing on high electric field homogeneity, modularity and small size. The apparatus allows measurements with Coulomb crystals and easy modification for different experiments. The high homogeneity trap is created by electrospinning, while the modularity allows for the exchange of key parts. By miniaturizing the dimensions, we achieve a larger numerical aperture of the lens and a reduction in the size of the magnetic shielding. This portable apparatus offers new possibilities for ion studies and is promising for applications in satellite systems and reconnaissance satellites.
Communication in a hardware accelerated circuit
Rosa, Michal ; Jedlička, Petr (referee) ; Smékal, David (advisor)
Field Programmable Gate Arrays (FPGAs) are semiconductor devices that are based around a matrix of configurable logic blocks (CLBs) connected via programmable interconnects. FPGAs can be reprogrammed to desired application or functionality requirements after manufacturing. This feature distinguishes FPGAs from Application Specific Integrated Circuits (ASICs), which are custom manufactured for specific design tasks. Although one-time programmable (OTP) FPGAs are available, the dominant types are SRAM based which can be reprogrammed as the design evolves.

National Repository of Grey Literature : 111 records found   previous11 - 20nextend  jump to record:
See also: similar author names
29 Jedlicka, Petr
5 Jedlička, Pavel
29 Jedlička, Petr
Interested in being notified about new results for this query?
Subscribe to the RSS feed.